## **Multiple of Three Sequence Detector Design:**

1. Knowing that "A number is entered serially [...] starting from the most-significant bit" and "the number is effectively multiplied by two and incremented by zero or one, depending on the input received", this means that we are working with positive integers only, and that bits are added from the right extremity of the bit sequence. Hence, the following figure represents the state diagram of the multiple-of-three sequence detector.



Figure 1: State diagram of the multiple-of-three sequence detector. The red notations represent the decimal part of an arbitrary number when divided by three ( $.\overline{3}$  means that n mod 3 = 1 (1-modulus number) and  $.\overline{6}$  means that n mod 3 = 2 (2-modulus number)), which is a pivotal information in this assignment, as explained below. Note that when w = 0, n becomes n'=2\*n, and when w = 1, n becomes n'=2\*n + 1. Additionally, z=0 means that the current number is not divisible by 3, and z=1 means that n mod 3 = 0. By simple observation of this diagram, it is easy to discern that this state model is a Moore machine, as the FSM output depends on current state and the outputs  $z_i$  appear inside the nodes.

The multiple-of-three sequence detector's algorithm is deduced from experimenting with many numbers and noticing a specific pattern regarding the decimal part of the divide-by-three result of the number: assuming some positive integer n divisible by three (state A), then 2n would also be divisible by 3, hence the self-loop when w = 0, but  $2^*n + 1$  would always result a 1-modulus number when divided by 3, hence the transition from state A to B when w = 1 (e.g. for n = 15,  $\frac{(15\times2+1)}{3} = \frac{31}{3} = 10.\overline{3}$ ). Similarly, at state B, a 1-modulus number k is divisible by 3 when  $k'=2^*k+1$  (e.g. for  $k=31, \frac{31\times2+1}{3} = \frac{21}{3} = 7$ ), hence the transition back to state A when w = 1, and becomes a 2-modulus number when doubled with no incrementation (e.g. for  $k=31, \frac{31\times2}{3} = \frac{62}{3} = 20.\overline{6}$ ), which explains the B-to-C state transition when w = 0. Finally, at state C, a 2-modulus number becomes a 1-modulus number if doubled (e.g. for  $m=62, \frac{2\times62}{3} = \frac{124}{3} = 41.\overline{3}$ ), hence the backward transition from state C to B, and stays a 2-modulus number when  $m'=2^*m+1$  (e.g. for  $m=62, \frac{2\times62+1}{3} = \frac{125}{3} = 41.\overline{6}$ ), hence the self-loop when m'=1.

2. Before proceeding with the state-assigned table, it is a great practice to derive the design's state table first.

| Present | Next         | state | output |
|---------|--------------|-------|--------|
| Tresent | ω <u>=</u> 0 | w=1   | ح ً    |
| A       | A            | B     | 1      |
| ß       | C            | A     | 6      |
| C       | B            | C     | 0      |

Figure 2: State table of the multiple-of-three sequence detector.

Thus, by assigning "00" to state A, "01" to state B and "11" to state C, these two-bit sequences representations would allow us to directly derive the state-assigned table, which is basically the state table but bit-wise documented. Note that a two-bit sequence has a maximum capacity of four state options, so the fourth state "11" can be used as a don't-care state that would benefit us in Boolean simplification, state minimization and design optimization in later steps.

|        | Present | Next State |       | Output     |
|--------|---------|------------|-------|------------|
| A<br>B | Present | W=0        | ω=1   | 7          |
|        | 92 Y    | 1/2 /1     | Y2 Y1 | $\epsilon$ |
|        | 00      | 0 0        | 0 (   | 1          |
|        | 6 (     | 10         | 00    | O          |
|        | σ)      | 01         | 10    | O          |
|        | 11      | d d        | 99    | δ          |

Figure 3: State-assigned table of the multiple-of-three sequence detector.

3. Consider the state table of Figure 2. We apply the state minimization procedure and begin by assigning all states to the same block:  $P_1 = (ABC)$ .

This initial block can be divided in two. All states that produce z=1 (state A) are assigned to one block, and all states that produce z=0 (state B & C) are assigned to another block:  $P_2=(A)(BC)$ . The 0-sucessors of (BC) are (CC) and the 1-sucessors are (AB). While the 0-sucessors belong to the same block, the 1-sucessors do not, as A and B belong to different blocks. More precisely, noticing that state B's 1-sucessor, A, belongs to a different block than the 1-sucessor of C, we can deduce that B cannot be equivalent to C and thus should be assigned to a different block, which lead to a new partition:  $P_3=(A)(B)(C)$ .

Finally, we know that single elements blocks are trivially belonging to the same block, as there's no multiple states together that might interfere with each other and create inconveniences. Hence, we can directly assert that  $P_4 = P_3 = (A)(B)(C)$  is the final partition, and thus state A, B and C are far from being equivalent to each other, which means that the original state diagram and state-assigned table of Figure 1 and 3 respectively cannot be updated, as they hold no redundant states and are provided and derived in their optimal configuration from the very beginning. This concludes the state minimization procedure step and thus our design optimization is verified.

4. To implement the controller using D-FFs, we must first acknowledge that n-bit input sequences require n D flip-flops. Hence, the two-bits input sequence representing the different states of the multiple-of-three sequence detector requires two D flip-flops to be implemented. Using the state-assigned table of Figure 3, we can use Karnaugh maps to derive the logic expressions of the FSM's next-state variables,  $Y_1 = D_1$  and  $Y_2 = D_2$  and its output z. This is called the logic expression derivation step, where all evaluations are presented in the figure below.



Figure 4: the logic expression derivation for the multiple-of-three sequence detector, where K-maps are used to derive the logic equations for each D flip-flop's inputs  $Y_1 = D_1$  and  $Y_2 = D_2$ , as well as for the controller output z.

5. Based on the simplified logic equations derived in part 4, we can draw the below diagram representing the controller circuit built using D flip-flops with asynchronous reset and serial input.



Figure 5: Schematic diagram of the multiple-of-three sequence detector design.

<u>Caveat:</u> for the sake of code neatness, I will be presenting the VHDL codes as two separated design.vhd codes for the structural and behavioral implementation of the multiple-of-three sequence detector FSM. They are named "design\_structural.vhd" and "design\_behavioral.vhd" respectively in the accompanying .zip file, where both share one same testbench.vhd file in order to prove the two design files' output superposition, which will validate that both implementation approaches are equivalent to each other.

6. The following figure is a screen snipping of the design\_structural.vhd code implemented on EDA Playground.

```
design.vhd +
   1 library IEEE:
   2 use IEEE.std_logic_1164.all;
   4 entity D_FF is
  7 end D_FF;
  9 architecture beh of D_FF is
      process (i_clk, i_reset_n, i_D)
  variable state : std_logic := '0';
      begin

if i_reset_n = '0' then

state := '0';
  15
16
        elsif rising_edge(i_clk) then
           state := i_D;
         o_y <= state;
         o_y_n <= not(state);
       end process;
  22 end beh;
 24 library IEEE;
25 use IEEE.std_logic_1164.all;
 27 entity mul3Detector is
28 port (i_clk : in std_logic ;
              i_reset_n : in std_logic ;
i_serial : in std_logic ;
 30
31
              o_mul3 : out std_logic
     );
  33 end mul3Detector :
  35 architecture structural of mul3Detector is
         signal y1, y2, y1_n, y2_n, y1_i, y2_i: std_logic;
 36
37
         component D_FF
        port (i_clk, i_reset_n, i_D : in std_logic;
  39
              o_y, o_y_n : out std_logic);
        end component;
  41
  43 begin
         DFF1: D_FF port map (i_clk, i_reset_n, y1_i, y1, y1_n);
DFF2: D_FF port map (i_clk, i_reset_n, y2_i, y2, y2_n);
  47
         y1_i \leftarrow ((not(i\_serial)) \text{ and } y2) \text{ or } (i\_serial \text{ and } (not(y2)) \text{ and } (not(y1)));
         y2_i <= ((not(i_serial)) and y1) or (i_serial and y2);
         o_mul3 \leftarrow (y1_n) and (y2_n);
  51 end structural;
```

Figure 6: The design.vhd code of the structural implementation of the multiple-of-three sequence detector.

An explanation for this implementation is the structural definition that is characterized by the modulation of complex circuits using instances of simpler circuits and a description of how they should be connected. Hence, if we observe the following simplified diagram representation of the FSM design (Figure 7), we can notice that the structural implementation describes exactly how our circuit is physically connected, but expressed in coding language using signals and components.



Figure 7: Simplified representation of the multiple-of-three sequence detector design.

7. The following figure is a screen snipping of the testbench.vhd code implemented on EDA Playground with the top entity chosen to be mul3DetectorTB. This same testbench is applied on both the codes of Figure 6 (structural implementation) and Figure 10 (behavioral implementation).

```
testbench.vhd
                                                                                                                                                                                                                                                    VHDL Testbench
     1 library IEEE:
     g use IEEE.std_logic_1164.all;
     4 entity mul3DetectorTB is
    5 end mul3DetectorTB;
         architecture driver of mul3DetectorTB is
             component mul3Detector
                  port (
i_clk : in std_logic ;
  i_reset_n : in std_logic ;
i_serial : in std_logic ;
                  o_mul3 : out std_logic
              end component;
            signal tb_clk: std_logic := '0';
signal tb_reset_n: std_logic := '0';
signal tb_serial : std_logic := '0';
signal tb_o_mul3 : std_logic;
              .
UUT : mul3Detector port map (i_clk=>tb_clk, i_reset_n=>tb_reset_n, i_serial=>tb_serial, o_mul3=>tb_o_mul3);
              process
             begin
for i in 1 to 20 loop
                      tb_clk <= '0';
wait for 10 ns ;
                      tb_clk <= '1';
wait for 10 ns ;
                  end loop ;
              end process ;
        tb_reset_n <= '1' after 1 ns, '0' after 100 ns, '1' after 101 ns;
tb_serial <= '1' after 10 ns, '0' after 20 ns, '1' after 30 ns, '1' after 40 ns, '0' after 50 ns, '1' after
60 ns, '0' after 70 ns, '1' after 80 ns, '1' after 90 ns, '0' after 100 ns, '1' after 110 ns, '0' after 120
ns, '1' after 130 ns, '1' after 140 ns, '0' after 150 ns, '1' after 160 ns, '0' after 170 ns, '1' after
80 ns, '1' after 190 ns, '0' after 200 ns, '0' after 210 ns, '1' after 220 ns, '1' after 230 ns, '0' after
80 ns, '1' after 250 ns, '1' after 260 ns, '1' after 270 ns, '0' after 280 ns, '1' after 290 ns, '1' after 300
ns, '1' after 310 ns, '0' after 320 ns, '0' after 330 ns, '1' after 340 ns, '1' after 350 ns, '0' after 360
ns, '1' after 370 ns, '0' after 380 ns, '1' after 390 ns, '1' after 400 ns;
  38
39 end driver;
```

Figure 8: The corresponding testbench.vhd code of the multiple-of-three sequence detector, applied on both the structural and behavioral implementations.

As a visualization, below lies the EPWave graph representation of the structural implementation of the multiple-of-three sequence detector, where the codes of Figures 6 and 8 are getting executed.



Figure 9: the EPWave graphical representation of the testbench of Figure 8 applied on the structural design code of Figure 6.

8. The following figure is a screen snipping of the design\_behavioral.vhd code implemented on EDA Playground.

```
design.vhd
                                                                                                                                                                                                 VHDL Design
    1 library IEEE;
2 use IEEE.std_logic_1164.all;
    4 entity mul3Detector is
5 port (i_clk : in std_logic ;
6 i_reset_n : in std_logic ;
7 i_serial : in std_logic ;
8 o_mul3 : out std_logic
   10 end mul3Detector;
   12 architecture behavioral of mul3Detector is
13 type myState is (A, B, C);
          signal y: myState;
          process (i_reset_n, i_clk)
              if i_reset_n = '0' then
            y <= A;
elsif rising_edge(i_clk) then
                rising_edge(!_clk) then
case y is
when A =>
    if i_serial = '0' then y <= A;
    else y <= B;
    end if;</pre>
                    when B =>
if i_serial = '0' then y <= C;
                    when C =>
                       if i_serial = '0' then y <= B;
                       else y <= C;
end if;
          end process;
o_mul3 <= '1' when y = A else '0';
       end behavioral;
```

Figure 10: The design.vhd code of the behavioral implementation of the multiple-of-three sequence detector.

An explanation for this implementation is the behavioral definition that focuses on how the design is behaving in terms of results rather than how physically connected is the design in terms of concrete configuration. Hence, we can simply describe the behavioral of this detector design as an exact replication of its FSM implementation that is heavily inspired by the design's state diagram and state table of Figures 1 and 2. As an illustration, we can similarly provide the EPWave graph representation of this behavioral implementation, where the codes of Figures 10 and 8 are executed as design and testbench codes respectively.



Figure 11: the EPWave graphical representation of the testbench of Figure 8 applied on the behavioral design code of Figure 10.

The graphical superposition between Figure 9 and 11 for the same testbench of Figure 8 is trivially observable, which proves the equivalence of both of these implementations, the correctness of our physical design derived in parts 2-5, and the validation of our applied testbench.

The graphs, however, require some scrutiny to discern whether the outputs received are correctly indicating whether the input number is a multiple of three or not. Hence, let us consider two regions of the EPWave. A good remark is to remember that D flip-flops only reflect the input value at the rising edge of the clock waveform, and thus not all values provided in the testbench of Figure 8 are taken into effect.

For example, between 0 and 90 ns, we have the following sequence of input values: 1, 0, 1, 1, 0, 1, 0, 1, 1, 0. However, only the odd-ordered inputs are considered, because they are getting introduced along the rising edge of the clock signal (which, by the way, happens for odd-numbered tens of nanoseconds: 10 ns, 30 ns, 50 ns, 70 ns, 90 ns, etc...). Thus, the above sequence is reduced to 1, 1, 0, 0, 1. Using the state diagram of Figure 1, this gives the following state sequence, starting from A: B, A, A, B, and thus tb\_o\_mul3 will give the following sequence, starting with z = 1 at 0 ns and with a step of 20 ns after t = 10 ns: 0, 1, 1, 1, 0. This can be clearly interpreted from the identical graphs represented above.

As a transitional idea, notice that at 100 ns, when reset\_n was set to 0 for some infinitesimal time (1 ns), this is reflected by a reset of the state diagram of Figure 1 back to state A and z = 1, which is clearly observed in the graph as well.

Similarly, between 210 and 290 ns, o\_mul3 is at state B (between 190 and just before 210 ns) and we have the following sequence of input values: 0, 1, 1, 0, 0, 1, 1, 0. This is reduced to 0, 1, 0, 1, and thus o\_mul3 should have the following states: C, C, B, A, or 0, 0, 0, 1 in terms of bit-wise output values. This can be clearly deduced from the EPWave graphs presented above, hence verifying the superposition between the design's derivations and VHDL code files.

As a conclusion, we can now assert that our multiple-of-three sequence detector design is now complete, and proves to be correctly implemented thanks to a uniform testbench applied on two implementations of the same objective, leading to identical results and thus a finalized digital prototype.